# **Fingerprint Sensor - Serial Communication**

ECE492 – Winter 2014 - Group 9 Brent Erickson Sydney Bitner Mavis Chan

#### Introduction

Initially, we had trouble sourcing an affordable fingerprint sensor for our design project. We stumbled across a fingerprint on adafruit that seemed to fit the bill. It is the ZFM-20 series sensor from ZhianTec.

#### Connectivity

The device can be powered by and communicate with the DE2 without additional hardware. The provided Buffered FIFO JTAG UART (RS-232) can be used for communication. Originally we utilized the JTAG UART in the provided university IP, but ran into issues with RX buffer overflowing. A hardware buffered solution alleviates these issues. The sensor can be powered by the 5V pin on the DE2 GPIO header.

#### Communication

There is source code to accompany this application note (ZFMComm.h, ZFMComm.cpp & ZFM\_CONST.h). These files can be imported into the NIOS-II environment and compiled with g++.

Usage is available in doxygen style comments in the code.

#### Example

There is an example of the usage attached to this document and available at http://github.com/berickson1/DE2-Adafruit-ZFM-20

## Qsys

| ▼ Darametere                                   |                               |
|------------------------------------------------|-------------------------------|
| clock_freq:                                    | 5000000                       |
|                                                |                               |
| Configuration/Baud Rate                        |                               |
| Daud Rate (ups).                               | 57600 🗸                       |
| Fixed baud rate ( no software contro           | 4)                            |
| Configuration                                  |                               |
| data bits:                                     | 8 🗸                           |
| parity:                                        | None 🗸                        |
| stop bits:                                     | 1 🗸                           |
| Configuration/Flow Control                     |                               |
| Include CTS/RTS pins and control reg           | ister bits                    |
| Configuration/Streaming Data (DMA)             | ) control                     |
| Include end-of-packet register                 |                               |
|                                                |                               |
| Simulation<br>Simulated transmitter Baud Rate: | accelerated (use divisor = 2) |
| Simulated RXD-input character stream:          | DEADBEEF                      |
| -                                              |                               |
| TX FIFO usage                                  |                               |
| V Include transmit FirOs                       |                               |
|                                                | 256 🗸                         |
| Build FIFOs from LES                           |                               |
| TX IRQ Threshold (words)                       | 1                             |
| ▼ RX FIFO usage                                |                               |
| ✓ Include receive FIFOs                        |                               |
| RX FIFO depth (words): :                       | 512 🗸                         |
| Build FIFOs from LEs                           |                               |
| RX IRQ Threshold (words): :                    | 1                             |
| Enable Rx Timeout                              |                               |
| Timeout in Character periods.:                 | 4 🗸                           |
| Enable Rx Gap detection                        |                               |
| Timeout in Character periods.:                 | 4 🗸                           |
| Enable Timestamp register                      |                               |
| Use external logic for timestamp. In           | ternal is the baudrate/8      |
| Width of timestamp fifo and register.:         | 8 🗸                           |
| Enable PE, FE, BRK, ROE, GAP, RxEM             | PTY fifo data                 |
| Driver: Pass error bits with data b            | ts.                           |
| T FIEO Exorte                                  |                               |
| Export FIFO used signals                       |                               |
|                                                |                               |
| MISC                                           |                               |
|                                                |                               |

### **Additional References**

Datasheet - Attached